### EE-382M VLSI-II CMOS LEVEL SHIFTERS SPRING 2015

**Gian Gerosa** 

EE 382M Class Notes

Foil # 1 / 32

The University of Texas at Austin

#### **OUTLINE**

- Motivation
- Basic Operation
- Design Evolution
- Designing for Collapsible Power Grids with FIREWALLs
- Multi-stage Design for High Voltage
- Conclusion

**EE 382M Class Notes** 

#### **MOTIVATION**

SoC integration of many unrelated functions in their own power 'islands'.





Rumi Zahir, HOT CHIPs #24, Aug. 2012

**EE 382M Class Notes** 

Foil # 3 / 32

The University of Texas at Austin

#### **MOTIVATION** - cnt'd

- On-die voltage regulation leading to power 'islands' that can have different voltage levels.
- · Power management that shuts functional units off.
- Voltage-Frequency pairs; CPU's can be run in several operating points where its power supply is adjusted to reduce power:
  - lowest frequency: 100 600MHz
  - medium frequency: 700 1500MHz
  - burst frequency: 1600 2500MHz
- OFF chip drivers have to support various voltage levels whereas the controller logic is powered by a lower voltage:

Foil # 4 / 32

- LPDDR: 1.25V
- MIPI-display: 1.25V regulated to 0.4V differential
- HDMI-display 3.3VSD cards: 2.85V

- GPIO: 1.25V and 1.80V

**EE 382M Class Notes** 

### **BASIC OPERATION #1**



**EE 382M Class Notes** 

Foil # 5 / 32

The University of Texas at Austin

### **BASIC OPERATION #2**



- Will this work? Assume V\_low = 0.8V and V\_hi = 1.2V.
- What can you say about inverters A and B, nor-gate C, nand-gate D?
- Even if you can size the gates to work correctly, what can you say about V\_hi power?
- What if **V\_low=1.2V** and **V\_hi=0.8V**? Is this ok?

**EE 382M Class Notes** 

Foil # 6 / 32



### **DESIGN #1a**



### **DESIGN #1b**



### **DESIGN #1c**

**EE 382M Class Notes** 



Foil # 10 / 32

The University of Texas at Austin

5

# **DIFFERENTIAL DESIGNS -part 1-**



**EE 382M Class Notes** 

Foil # 11 / 32

The University of Texas at Austin

# **DIFFERENTIAL DESIGN -part 2-**



EE 382M Class Notes

Foil # 12 / 32

### **RE-ARRANGING leads to DESIGN #2**



**EE 382M Class Notes** 

Foil # 13 / 32

The University of Texas at Austin

### **DESIGN #2**



**EE 382M Class Notes** 

Foil # 14 / 32

## **DESIGN #3:** state is preserved in **V\_hi**

Add full back-to-back inverters for highest NOISE immunity at the expense of increased write-current and time to flip the latch. In addition, if the V-low power is removed, the state is preserved by the  $V_h$ i powered latch.



**EE 382M Class Notes** 

Foil # 15 / 32

The University of Texas at Austin

## **DESIGN #4a: Improving write speed**



**EE 382M Class Notes** 

Foil # 16 / 32

# **DESIGN #4b: Improving write speed**



- Is the state stored in the V\_hi JAM latch preserved if V\_low is removed?
- Is this a better design compared to #4a?

**EE 382M Class Notes** 

Foil # 17 / 32

The University of Texas at Austin

# **DESIGN #5: Preserving State**



Expect this design to slow down, why? How can you make this design faster?

EE 382M Class Notes

Foil # 18 / 32

# **DESIGN #6: Preserving State**



**EE 382M Class Notes** 

Foil # 19 / 32

The University of Texas at Austin

# **Performance Comparison**



**EE 382M Class Notes** 

Foil # 20 / 32

### **ADDING a FIREWALL**

- All prior designs assumed that neither V\_low nor V\_hi are powered down.
- What if **V\_low** is power-gated and **V\_hi** remains powered up?
- What happens to the outputs of the V\_low powered (blue) logic?
- Will the state of the V\_hi logic be preserved (even if it remains powered up)?

**EE 382M Class Notes** 

Foil # 21 / 32

The University of Texas at Austin

#### **ADDING a FIREWALL**



**EE 382M Class Notes** 

Foil # 22 / 32

# ISOLATING V\_low from V\_hi (what for?)



**EE 382M Class Notes** 

Foil # 23 / 32

The University of Texas at Austin



**EE 382M Class Notes** 

Foil # 24 / 32

### FIREWALL -drives a high when disabled-



**EE 382M Class Notes** 

Foil # 25 / 32

The University of Texas at Austin

### WHAT ABOUT MUCH HIGHER V\_hi?



**EE 382M Class Notes** 

Foil # 26 / 32

## **Multi-Stage Design**

The V\_hi and V\_mid transistors need to be able to 'handle' the higher voltage (1.80V in this case).

Nodes D and C cannot exceed the maximum voltage that the V\_low powered transistors can tolerate.

V\_mid

V\_low

V\_low

V\_low

V\_low

V\_low

V\_low

V\_low

0.75

V\_mid

1.20

**EE 382M Class Notes** 

Foil # 27 / 32

The University of Texas at Austin

1.80

## **Multi-Stage Level Shifter Performance**



**EE 382M Class Notes** 

Foil # 28 / 32

# **What About Supplies Higher Than Vmax?**



**EE 382M Class Notes** 

Foil # 29 / 32

The University of Texas at Austin

# What About Supplies Higher Than Vmax?



**EE 382M Class Notes** 

Foil # 30 / 32

#### **SUMMARY**

- Modern day mobile SoC designs contain many functions (CPU, Graphics, Memory controllers, DDR IO, Display controllers, HDMI, MIPI, Video Processing, standard voltage off-chip transceivers, etc.) which are powered by different voltages and may be power-gated to globally optimize battery life.
- Voltage level shifters are used at the IO interfaces of these functional blocks powered by different voltage levels.
- Fire-Walling is required to preserve state of those functional blocks that remain powered-up; short-circuit current reduction needs it as well (blocks X-propagation).
- Reducing level shifter latency is critical for high performance circuits.

EE 382M Class Notes

Foil # 31 / 32

The University of Texas at Austin

#### REFERENCES

- Rumi Zahir, 'Medfield Smartphone SoC Intel Atom Z2460 Processor', HOT CHIPS #24, August 2012.
- Kerry Bernstein et. al., 'High Speed CMOS Design Styles', Kluwer Academic Publishers, 1999, pp. 230-233.
- 3. Chandrakasan, Bowhill, Fox, 'Design of High Performance Microprocessor Circuits', IEEE Press. P. 384.
- S.H. Kulkarni and D. Sylvester, 'Fast and Energy-Efficient Asynchronous Level Converters for Multi-VDD Design', IEEE SoC Conference, 2003, pp. 169-172.
- S. Hsu, A. Agarwal, M. Anders, S. Mathew, H. Kaul, F. Sheikh, R. Krishnamurthy, "A 280mV-to-1.1V 256b reconfigurable SIMD vector permutation engine with 2-dimensional shuffle in 22nm CMOS," 2012 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), pp.178-180, 19-23 Feb. 2012.

**EE 382M Class Notes**